

# DHARMSINH DESAI UNIVERSITY, NADIAD

FACULTY OF TECHNOLOGY
SECOND SESSIONAL

SUBJECT CODE: (IT506) SUBJECT NAME: Advanced Microprocessor Architecture

Examination : B.TECH - Semester - V

: 10/09/2012

Seat No. Day

:

Date Time

: 10:45 to 12.00

Max. Marks

: Wednesday : 36

## **INSTRUCTIONS**:

- 1. Figures to the right indicate maximum marks for that question.
- 2. The symbols used carry their usual meanings.
- 3. Assume suitable data, if required & mention them clearly.
- 4. Draw neat sketches wherever necessary.

| 0.1                                                                                                                                                                                | Stata | true/false and justify your answer (no marks without justification).                                   |                |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------|----------------|--|--|
| Q.1                                                                                                                                                                                | (a)   | All memory segment must start with nibble zero in Protected mode of 80386.                             | 02             |  |  |
| (a) All memory segment must start with mibble 2210 in 470 tected mode of 60500.  (b) If Selector in SS pointing to descriptor in GDT whose LSB 5-bits of Access Right (AR) byte is |       |                                                                                                        |                |  |  |
| 10101b, then PUSH AX instruction will generate the exception.                                                                                                                      |       |                                                                                                        |                |  |  |
|                                                                                                                                                                                    | (c)   | If you load the selector of a code segment which is 'marked' as readable into DS segment register,     | 02             |  |  |
|                                                                                                                                                                                    | (0)   | there will be an exception.                                                                            | -              |  |  |
|                                                                                                                                                                                    | (d)   | An instruction MOV CS: [1234], AX will generate an exception in PM of 80386.                           | 02             |  |  |
|                                                                                                                                                                                    | (e)   | User programs are running at the same privilege level, so one user can easily access the memory        | 02             |  |  |
|                                                                                                                                                                                    | (0)   | segments of other user.                                                                                | · •            |  |  |
|                                                                                                                                                                                    | (f)   | Parameters which are passed in parentheses to function in 'C', pushed in the left to right order on    | 02             |  |  |
|                                                                                                                                                                                    | (1)   | stack when the function is called.                                                                     | -              |  |  |
| Q.2                                                                                                                                                                                |       | State when the falleton to enterin                                                                     |                |  |  |
| ۷.2                                                                                                                                                                                | (a)   | Describe the following descriptor in detail. Selector of this descriptor must be loaded into which     | 06             |  |  |
|                                                                                                                                                                                    | ()    | register of 80386 in PM?                                                                               | •              |  |  |
|                                                                                                                                                                                    |       | 0040h 6                                                                                                |                |  |  |
|                                                                                                                                                                                    |       | 9Bh 80h 4                                                                                              |                |  |  |
|                                                                                                                                                                                    |       | 0000h 2                                                                                                |                |  |  |
|                                                                                                                                                                                    |       | ) 0020h 0                                                                                              |                |  |  |
|                                                                                                                                                                                    |       | / 002011                                                                                               |                |  |  |
|                                                                                                                                                                                    |       | Which are all the checks 80386 will do and will there be exception(s) due to this checks?              |                |  |  |
|                                                                                                                                                                                    | (b).  | The following program is executed in 8086 system:                                                      | 04             |  |  |
|                                                                                                                                                                                    | , ,   | MOV AX,03ffH                                                                                           |                |  |  |
|                                                                                                                                                                                    |       | MOV BL,02h                                                                                             |                |  |  |
|                                                                                                                                                                                    |       | DIV BL                                                                                                 |                |  |  |
|                                                                                                                                                                                    |       | In the middle of DIV instruction, NMI occurs. Explain the response of processor after DIV BL           |                |  |  |
|                                                                                                                                                                                    |       | instruction.                                                                                           |                |  |  |
|                                                                                                                                                                                    | (c)   | In a Protected Mode system, system sets IOPL bits as '1', '1' allowing all task to access complete I/O | 02             |  |  |
|                                                                                                                                                                                    |       | address space. In this scenario, describe the mechanism available in 80386 protected mode to           |                |  |  |
|                                                                                                                                                                                    |       | restrict certain port addresses for specific task in detail.                                           |                |  |  |
|                                                                                                                                                                                    |       | OR                                                                                                     |                |  |  |
| Q.2                                                                                                                                                                                | (a)   | Explain how 48-bit far pointer (virtual address in program) of 80386 is translated into physical       | 06             |  |  |
|                                                                                                                                                                                    |       | address space and how 80386 manages the virtual memory address space of 4 Gbytes in detail.            |                |  |  |
|                                                                                                                                                                                    | (b)   | If an interrupt comes on IR2 pin of 8259 and upper five bits of ICW2 contains 00010b and               | 03             |  |  |
|                                                                                                                                                                                    |       | IDTR=000000000060h, will there be any exception? If exception, what is the remedial action?            |                |  |  |
|                                                                                                                                                                                    |       |                                                                                                        |                |  |  |
|                                                                                                                                                                                    | (c)   | If the content of the GDTR is 0021000001FFH, what are the starting and ending addresses of the         | 03             |  |  |
|                                                                                                                                                                                    |       | GDT table? How many descriptors can be stored in the table?                                            |                |  |  |
| Q.3                                                                                                                                                                                | (a)   | What do the 20 most significant bits of a page directory or page table entry stand for? How the 32-    | 03             |  |  |
|                                                                                                                                                                                    |       | bit of starting address of page table or page frame is generated?                                      |                |  |  |
|                                                                                                                                                                                    | (b)   | What does the D bit in a page table entry stand for?                                                   | 03             |  |  |
|                                                                                                                                                                                    |       | List the Protected mode registers and their function that are not the part of the real mode.           | 02.            |  |  |
|                                                                                                                                                                                    | (d)   | What is stored in the IDT?                                                                             | 02             |  |  |
|                                                                                                                                                                                    | (e)   | Offset part of the far pointer of call/jmp instruction to point CALL GATE Descriptor is ignored.       | 02             |  |  |
|                                                                                                                                                                                    |       | State true/false & justify in detail.                                                                  |                |  |  |
| · ·                                                                                                                                                                                | , .   | OR                                                                                                     | e <del>-</del> |  |  |
| Q.3                                                                                                                                                                                | (a)   | The size of IVT and IDT tables are same. State T/F and justify (show your calculation also)            | 02             |  |  |
|                                                                                                                                                                                    | (b)   | In 'C', when the function is called, whose responsibility to balance the stack?                        | 02             |  |  |
|                                                                                                                                                                                    | (c)   | The addressing capacity decides the maximum size of memory segment                                     | 02             |  |  |
|                                                                                                                                                                                    |       | in Intel Architecture processor.                                                                       |                |  |  |
|                                                                                                                                                                                    |       |                                                                                                        |                |  |  |

(d) IDT is not a memory segment, while LDT is a memory segment. Explain why?

(e) Near pointers are used for all code and data references in huge memory model for turbo C.

(f) Explain the mechanism available to run 8086 type program in Protected mode of 80386.

02

02

02

Examination **Second Sessional** 

11 / 09 / 12 Date

Seat No

Day

Tuesday

36

Time

10:45 to 12:00

Max Marks

2292-IT. T.I-V

**INSTRUCTIONS:** 

Figures to the right indicate maximum marks for that question.

D. A.A.

The symbols used carry their usual meanings. Assume suitable data, if required & mention them clearly.

Draw neat sketches wherever necessary.

11/09/2012

### Q.1Do as Directed

- Validate the statement "Greedy method may not guarantee the best solution". Justify your
- Explain subset and ordering paradigm for greedy technique. [2] (b)
- Find an optimal binary merge pattern for ten files whose lengths are: 28, 32, 12, 5, 84, 53, 91. [2] 35, 3 and 11.
- Define Multistage Graph. [1]
- (c) Find the suitable order to multiply 4 matrices (AxBxCxD) of size A=2x5, B=5x3, C=3x20 & [3] D 20x2 using greedy approach.
- State Principle of Optimality. How is it satisfied in 0/1 Knapsack problem? [2]

## Attempt Any TWO of The Following Questions

[12]

[2]

- Solve the job sequencing with deadlines problem given in Figure 1, using greedy technique. Show each step using appropriate diagrams.
- Solve the tree vertex splitting problem for the tree given in Figure 2, using greedy technique. Show each step using appropriate diagrams.
- Write pseudo code for Prim's algorithm to solve MST problem. Point out the difference between Prim's algorithm and Kruskal's algorithm in terms of the construction of the MST tree.
- Write a suitable algorithm for Matrix Chain Multiplication Problem Q.3 (a)

[6]

Solve the 0/3 knapsack problem with unlimited quantity of each item is available. [6] (b) Maximum capacity of knapsack is =10. Details of the problem are as per the Figure 3.

- Solve the given instance of Travelling Sales Person Problem in Figure 4. Consider the [6] Q.3(a) Source Node is 4
  - Write an algorithm that calculates length of Longest Common Subsequence. (b)

[6]

Figure 1.

|     | 1.5410 |          |
|-----|--------|----------|
| Job | Profit | Deadline |
| A   | 10     | 3        |
| 8   | 34     | 4        |
| C.  | 67     | 3        |
| D - | 45     | 1        |
| E   | 23     | 5        |
| F   | 99     | 2        |

Figure 2



Figure 3

| Item | Weight | value |
|------|--------|-------|
| 1    | 6      | 30    |
| 2    | 3      | 14    |
| 3    | 4      | 16    |
| 4    | 2      | 9     |

Figure 4



| Node> | 1  | 2  | 3  | 4  |
|-------|----|----|----|----|
| 1     | 0. | 10 | 15 | 20 |
| 2     | 5  | 0  | 9  | 10 |
| 3     | 6  | 13 | 0  | 12 |
| 4     | 8  | 8  | 9  | 0  |

| 2.<br>3.<br>4. | Assun             | ymbols used carry their usual meanings.  ne suitable data, if required & mention them clearly.  neat sketches wherever necessary.                                                                                                                                                                                                                                                                                                                       | ]CN                                         |
|----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Q.1            |                   | as directed. 12/09/2012                                                                                                                                                                                                                                                                                                                                                                                                                                 | [12]                                        |
|                |                   | <ul> <li>(I) Which one of the following are true regarding distance vector routing and link state routing:</li> <li>(1)Link state sends its complete routing table out all active interfaces on periodic time intervals.</li> <li>(2)Distance vector sends its complete routing table out all active interfaces on periodic time intervals.</li> <li>(3)Link state sends updates containing the state of its own links to all routers in the</li> </ul> | [2]                                         |
|                |                   | internetwork.  (4)Distance vector sends updates containing the state of its own links to all routers in the internetwork.  (A) 1 ONLY (B) 3 ONLY (C) 2 and 3 only (D) None of the above                                                                                                                                                                                                                                                                 |                                             |
|                |                   | (II) Network address prefixed by 1110 is a (A)Class A address (B) Multicast address (C) Class B address (D) Reserve address                                                                                                                                                                                                                                                                                                                             |                                             |
|                | (b)               | Assuming classfull addressing, find the subnet mask, subnet address, no of subnets and the no of hosts per subnet for 122.45.77.32/20.                                                                                                                                                                                                                                                                                                                  | [2]                                         |
|                | (c)<br>(d)<br>(e) | List out the main responsibilities of the network layer.  What is NIC? When you move the NIC cards from one PC to another PC, does the MAC address gets transferred as well? Justify.  Why do we need subnet mask?                                                                                                                                                                                                                                      | [2]<br>[2]                                  |
|                | (f)<br>(g)<br>(h) | What protocols fall under the TCP/IP Internet Layer? What do you mean by reverse path forwarding? What do you mean by loop back address? Give an example.                                                                                                                                                                                                                                                                                               | [1]<br>[1],,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
| Q.2            |                   | mpt Any Two from the following questions.  (I) What is the difference between virtual circuit subnet and datagram subnet?  (II)Explain routing in mobile host                                                                                                                                                                                                                                                                                           | [12]<br>[3]<br>[3]<br>[3]                   |
|                | (c)               | (l) What do you mean by multidestination routing? (ll) What do you mean by selective flooding? (ll) Differentiate: ARP & RARP.                                                                                                                                                                                                                                                                                                                          | [1]<br>[1]<br>[2]<br>[2]                    |
| Q.3            | (a<br>(b          | <ul> <li>vertices S and T. Which one will be reported by Dijkstra's shortest path algorithm' Assume that, in any iteration, the shortest path to vertex v is updated only when strictly shorter path to v is discovered.</li> <li>(I)Explain count-to-infinity problem with example</li> </ul>                                                                                                                                                          | [3]                                         |
| Q.3            | (a)               | vertices S and T. Which one will be reported by Bellman Ford's algorithm?  Assume that, in any iteration, the shortest path to vertex v is updated only when strictly shorter path to v is discovered.                                                                                                                                                                                                                                                  | [3]                                         |
| F-13           | A (5)             | Explain Link state routing protocol in detail.                                                                                                                                                                                                                                                                                                                                                                                                          | [6]                                         |
| S              | 3                 | 7<br>3 4<br>5 5<br>Fig. 1                                                                                                                                                                                                                                                                                                                                                                                                                               |                                             |

## DHARMSINH DESAI UNIVERSITY, NADIAD **FACULTY OF TECHNOLOGY**

## SECOND SESSIONAL

SUBJECT: (IT 507) Industrial Instrumentation

Examination

: B.TECH IT - Sem V

Seat No.

Date

: 13/09/2012

Day : Thursday

: 10:45 to 12 pm Time

Max. Marks : 36

## **INSTRUCTIONS:**

- Figures to the right indicate maximum marks for that question.
- The symbols used carry their usual meanings.
- Assume suitable data, if required & mention them clearly.
- Draw neat sketches wherever necessary.

### Do as directed. 0.1

- (a) State Peltier effect. Are Joule heating effect and Peltier effect same? 121 [2] (b) Define noise. Classify noise signals.
- (c) State the working principle of resistance thermometer. Mention two types of thermometer bulb design. [2]
- [2]
- (d) State Stefan Boltzmann law and define total emissivity.
- |2| (e) State True or False:
- (1)Radiation type of temperature measurement are non contact type of measurement techniques (2)Black bodies ideally have an emissivity of one.
- (f) Do as directed:
  - (1) Gauge pressure,  $P_g = P_a + P_s$ . State true or false. (2)Define hydrostatic pressure.

## Attempt Any TWO of the following questions.

[12]

[2]

- (a) State three laws of thermoelectric circuits viz.
- 1)Law of Homogeneous circuits
  - 2)Law of Intermediate metals
  - 3)Law of Intermediate temperatures
- (b) Explain Lens & Mirror type radiation pyrometers.
- (c) Explain Null bridge resistance thermometer circuits and Deflectional resistance thermometer circuits.
- (a) State five most commonly used thermocouples with their metal composition and list out all the desirable [6] Q.3 properties of a thermocouple
  - (b) Explain any three methods for noise reduction with neat labeled diagram.

(a) What are manometers? Explain any three modified manometers. Q.3

[6]

(b) Draw a tree diagram for classification of level measurement methods. Explain Bubbler type (Air purge [6] system) of level measurement in detail.



# DHARMSINH DESAI UNIVERSITY, NADIAD FACULTY OF TECHNOLOGY

**B.TECH. SEMESTER V [IT]** 

SUBJECT: DISCRETE MATHEMATICS

Seat No. Sessional Examination : Thursday Day Date

### : 10.45 to 1. . 12.00 Max. Marks Time INSTRUCTIONS: Figures to the right indicate maximum marks for that question. The symbols used carry their usual meanings. Assume suitable data, if required & mention them clearly. Draw neat sketches wherever necessary. Do as directed. 0.1[2] (a) Sketch Hamiltonian graph which is not Eulerian graph. [2] (b) Prove that $K_{3,3}$ is non planar graph. A Tree has two vertices of degree 2, one vertex of degree 3 and three vertices of degree 4. [2] How many vertices of degree 1 does it have? [2] Find a deterministic finite state machine that recognizes the set: $L = \left\{ 0^{i} 10^{-j} \mid i \ge 1, \ j \ge 1 \right\}$ (e) Find a deterministic finite state machine that recognizes the set: [2] The set of strings of 0's and 1's in each of which the number of 1s is not a multiple of 4. [2] Evaluate time complexity of algorithm LARGESMALL. [12] Attempt Any Three from the following questions. Q.2 (a) Design a finite state machine with $\{0,1\}$ as its input alphabet and $\{0,1,2\}$ as its output alphabet such that for any input sequence the corresponding output sequence will consist of two 2s followed by the input sequence delayed by one time unit. Prove that lower bound of the time complexity of the problem of finding largest among n numbers is proportional to n-1 Prove that an undirected graph possesses an Eulerian path if and only if it is Connected and has either zero or two vertices of odd degree. Prove that: The number of vertices is one more than the number of edges in a tree. State and prove Euler's condition for the planar graph. 0.3

Design a finite state machine with {0,1} as both its input and output alphabet such that [4] output 1 will be produced beginning with the third 1 in any block of three or more 1s in the input sequence. [4]

Prove that every circuit has an even number of edges in common with every cut set.

[4] Explain algorithm of sorting n numbers by giving an example. Q.3(a) Prove that the language  $L = \{ a^k b^k / k \ge 1 \}$  is not a finite state language. [4] Use labeling procedure to find a maximum flow in the transport network and determine the [4]

minimum cut.

# DHARMSINH DESAI UNIVERSITY, NADIAD FACULTY OF TECHNOLOGY

## B.TECH. SEMESTER V [IT]

SUBJECT: (IT502) DATABASE MANAGEMENT SYSTEM Seat No. :Second Sessional Examination : Saturday Day : 15/9/2012 Date : 36 Max. Marks : 10.45 to 12 Time INSTRUCTIONS: Figures to the right indicate maximum marks for that question. The symbols used carry their usual meanings. Assume suitable data, if required & mention them clearly. Draw neat sketches wherever necessary. [12] Do as directed. [2] 0.1 (a) Find all candidate key for following relation. R(ABCDEG) F:  $\{AB \rightarrow C, AC \rightarrow B, AD \rightarrow E, B \rightarrow D, BC \rightarrow A, E \rightarrow G\}$ (b) Every FD is MVD but their exists MVDies that are not FDies. Justify with [2] appropriate Example. [3] (c) Find the Irreducible set of following functional dependencies.  $F: \{A \rightarrow B, ABCD \rightarrow E, EF \rightarrow GH, ACDF \rightarrow EG \}$ [2] (d) Define multi value dependency and 4NF. [2] (e) Explain view with an example. What are the advantages of view? (f) Whenever two independent one-to-many relationships are mixed in the same [1] arises. (functional dependency, Multi-valued dependency, Transitive dependency, Partial dependency) [12] Answer the following questions. [6] 0.2(a) Explain the types of organizations of records in files. (b) Consider the Relation CHARGE(Proj\_no, Emp\_no, Proj\_name, Emp\_name, [6] Job\_class, Chg\_hours, Hours) and following FD: Proj\_no → Proj\_name Emp\_no → Emp\_name, Job\_class, Chg\_hours, Hours Proj\_no, Emp\_no → Proj\_name, Emp\_name, Job\_class, Chg\_hours, Hours Job class → Chg hours Normalize up to Highest Normal Form. [6] (a) Explain Primary index and Secondary index with Example. (b) What are the Desirable Properties of Decomposition? Explain with example. [4] [2] (c) Perform Materialization for the following Expression. ∏number (σscountry = India (FLIGHT ▶ from airport\_code=codeAIRPORT)) (a) Construct B+ tree for following data Fanout of B+ tree is 3 [8] 0.3B,D,P,M,RE,RO,C,MO,PQ,I,X After construction Delete RO, Delete I, Delete X. (b) Given R {ABCD} and a set F of functional dependencies on R given as [4]  $F = \{AB \rightarrow C, AB \rightarrow D, C \rightarrow A, D \rightarrow B\}$ . Find any two candidate keys of R. Show each step. In what normal form is R? Justify. (a) Create an Extendable Hash structure for the following key values: [8] 0.3 $x = \{50, 58, 100, 106, 158, 250, 310, 355, 397, 444, 596, 778\}$ 

[4]

Assume that one bucket can store up to 4 keys at a time where the hash

function is  $H(x) = x \mod 15$ .

(b) Explain the steps of query processing with example.